DocumentCode :
75465
Title :
Low-Cost On-Chip Clock Jitter Measurement Scheme
Author :
Omana, Martin ; Rossi, Daniele ; Giaffreda, Daniele ; Metra, Cecilia ; Mak, T.M. ; Rahman, Asifur ; Tam, Simon
Author_Institution :
Univ. of Bologna, Bologna, Italy
Volume :
23
Issue :
3
fYear :
2015
fDate :
Mar-15
Firstpage :
435
Lastpage :
443
Abstract :
In this paper, we present a low-cost, on-chip clock jitter digital measurement scheme for high performance microprocessors. It enables in situ jitter measurement during the test or debug phase. It provides very high measurement resolution and accuracy, despite the possible presence of power supply noise (representing a major source of clock jitter), at low area and power costs. The achieved resolution is scalable with technology node and can in principle be increased as much as desired, at low additional costs in terms of area overhead and power consumption. We show that, for the case of high performance microprocessors employing ring oscillators (ROs) to measure process parameter variations (PPVs), our jitter measurement scheme can be implemented by reusing part of such ROs, thus allowing to measure clock jitter with a very limited cost increase compared with PPV measurement only, and with no impact on parameter variation measurement resolution.
Keywords :
clocks; integrated circuit noise; integrated circuit testing; jitter; microprocessor chips; oscillators; PPV; RO; debug phase; low-cost on-chip clock jitter digital measurement scheme; microprocessor; power consumption; power supply noise; process parameter variation measurement resolution; ring oscillator; Clocks; Delays; Jitter; Phase measurement; System-on-chip; Temperature measurement; Clock jitter; high performance microprocessor; jitter measurement; jitter measurement.;
fLanguage :
English
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
1063-8210
Type :
jour
DOI :
10.1109/TVLSI.2014.2312431
Filename :
6787039
Link To Document :
بازگشت