Title :
Numerical analysis of alpha-particle-induced soft errors in floating channel type surrounding gate transistor (FC-SGT) DRAM cell
Author :
Matsuoka, Fumiyoshi ; Masuoka, Fujio
Author_Institution :
Res. Inst. of Electr. Commun., Tohoku Univ., Sendai, Japan
fDate :
7/1/2003 12:00:00 AM
Abstract :
This paper clarifies alpha-particle-induced soft error mechanisms in floating channel type surrounding gate transistor (FC-SGT) DRAM cells. One FC-SGT DRAM cell consists of an FC-SGT and a three-dimensional (3-D) storage capacitor. The cell itself arranges bit line (BL), storage node and body region in a silicon pillar vertically and achieves cell area of 4F2 (F: feature size) per bit. In FC-SGT DRAM cells, the parasitic bipolar current is a major factor to cause soft errors. When an alpha particle penetrates the silicon pillar, generated electrons are collected to the storage node or BL due to the tunneling and diffusion mechanisms. On the other hand, holes are swept into the body region and accumulated. Consequently, the current flows not only in the surface but also in the entire body region due to the floating body effect. This parasitic bipolar current becomes the largest when an alpha particle penetrates the silicon pillar along the vertical axis. However, in case of FC-SGT DRAM cells, the surrounding gate structure can suppress the floating body effect compared with floating channel type SOI DRAM cells. As a result, the loss of the stored charge in the storage capacitor can be drastically decreased by using FC-SGT DRAM cell. Therefore, FC-SGT DRAM is a promising candidate for future high-density DRAMs having high soft-error immunity.
Keywords :
DRAM chips; alpha-particle effects; errors; FC-SGT DRAM cell; Si; alpha-particle irradiation; floating body effect; floating channel surrounding gate transistor; numerical analysis; parasitic bipolar current; silicon pillar; soft error; three-dimensional storage capacitor; Alpha particles; Body regions; Capacitors; Electrons; Equivalent circuits; Error analysis; Immune system; Numerical analysis; Random access memory; Silicon;
Journal_Title :
Electron Devices, IEEE Transactions on
DOI :
10.1109/TED.2003.814977