DocumentCode :
756359
Title :
A Fully Integrated 0.13 μm CMOS Low-IF DBS Satellite Tuner Using Automatic Signal-Path Gain and Bandwidth Calibration
Author :
Maxim, Adrian ; Poorfard, Ramin K. ; Johnson, Richard A. ; Crawley, Philip John ; Kao, James T. ; Dong, Zhiwei ; Chennam, Madhu ; Nutt, Tim ; Trager, David ; Reid, Mitchell
Author_Institution :
Broadcast Div., Silicon Labs. Inc, Austin, TX
Volume :
42
Issue :
4
fYear :
2007
fDate :
4/1/2007 12:00:00 AM
Firstpage :
897
Lastpage :
921
Abstract :
This paper presents the first low-IF fully integrated receiver for DBS satellite TV applications realized in 0.13 mum CMOS. A wideband ring oscillator based frequency synthesizer having a large frequency step was used to downconvert a cluster of channels to a coarsely defined low-IF frequency, while the second downconversion to baseband was performed in the digital domain. Eliminating the oscillator inductors reduced the parasitic magnetic coupling from the digital core, allowing a single-chip integration of the sensitive tuner and the noisy digital demodulator. A significant die area reduction was achieved by using a single oscillator to cover the entire satellite TV spectrum, while a noise attenuator was cascaded with the PLL loop filter to reduce the equivalent tuning gain. The low-IF architecture allowed a discrete-step AGC that improves both tuner noise and linearity performance. Tuner gain and IF corner frequency were calibrated using replica ring oscillators that are tuned up to the onset of oscillations. The tuner specifications include: 90 dB gain range, 9 dB noise figure at max gain, +25 dBm IIP3 at min gain, 1.3degrms integrated phase noise, les50 dBc spurs, 0.7 W power consumption from dual 1.8/3.3-V supplies, and 1.8times1.2 mm 2 die area
Keywords :
CMOS integrated circuits; automatic gain control; circuit tuning; direct broadcasting by satellite; frequency synthesizers; oscillators; phase locked loops; radio receivers; 0 to 90 dB; 0.13 micron; 0.7 W; 1.8 V; 3.3 V; 9 dB; CMOS low-IF DBS satellite tuner; DBS satellite TV; PLL loop filter; automatic gain control; automatic signal-path gain; bandwidth calibration; die area reduction; digital demodulator; discrete-step AGC; filter calibration; frequency synthesizer; fully integrated receiver; gain calibration; image rejection correction; low-noise amplifier; noise attenuator; phase-locked loop; reduced equivalent tuning gain; reduced parasitic magnetic coupling; replica ring oscillators; satellite TV receiver; sensitive tuner; single-chip integration; wideband ring oscillator; Bandwidth; Calibration; Frequency synthesizers; Magnetic noise; Magnetic separation; Noise reduction; Ring oscillators; Satellite broadcasting; TV; Tuners; Automatic gain control (AGC); CMOS; filter calibration; frequency synthesizer; gain calibration; image rejection correction; low-IF tuner; low-noise amplifier (LNA); mixer; phase-locked loop (PLL); ring oscillator; satellite TV receiver;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.892196
Filename :
4140592
Link To Document :
بازگشت