DocumentCode :
756417
Title :
MRAM Cell Technology for Over 500-MHz SoC
Author :
Sakimura, Noboru ; Sugibayashi, Tadahiko ; Honda, Takeshi ; Honjo, Hiroaki ; Saito, Shinsaku ; Suzuki, Tetsuhiro ; Ishiwata, Nobuyuki ; Tahara, Shuichi
Author_Institution :
Syst. Devices Res. Labs., NEC Corp., Kanagawa
Volume :
42
Issue :
4
fYear :
2007
fDate :
4/1/2007 12:00:00 AM
Firstpage :
830
Lastpage :
838
Abstract :
This paper describes newly developed magnetic random access memory (MRAM) cell technology suitable for high-speed memory macros embedded in next-generation system LSIs: a two-transistor one-magnetic tunneling junction (2T1MTJ) cell structure, a write-line-inserted MTJ, and a 5T2MTJ cell structure. The 2T1MTJ cell structure makes it possible to significantly improve the write margin and accelerate the operating speed to 200 MHz. Its high compatibility with SRAM specifications and its wide write margin were confirmed by measuring 2T1MTJ MRAM test chips. Although the cell structure requires a small-writing-current MTJ, the current can be reduced to 1mA using the newly developed write-line-inserted MTJ. Further development to reduce the current down to 0.5 mA is required to obtain a cell area of 1.9 mum2, which is smaller than the SRAM cell area, in the 0.13-mum CMOS process. The 5T2MTJ cell structure also enables random-access operation over 500 MHz because the sensing signal is amplified in each cell. Random access time of less than 2 ns can be achieved with SPICE simulation when the magnetic resistance is 5 kOmega and the magnetoresistive (MR) ratio is more than 70%
Keywords :
CMOS memory circuits; embedded systems; magnetic storage; magnetostrictive devices; random-access storage; system-on-chip; 0.13 micron; 5 kohm; 5T2MTJ cell structure; CMOS process; MRAM cell technology; SPICE simulation; SoC; embedded MRAM; high-speed memory macros; improved write margin; low switching current; magnetic random access memory; next-generation LSI; nonvolatile memories; random-access operation; systems-on-chips; two-transistor one-magnetic tunneling junction cell structure; write-line-inserted MTJ; Circuits; Clocks; Flash memory; Frequency; Magnetic tunneling; Magnetoresistance; National electric code; Nonvolatile memory; Random access memory; Writing; High speed; MRAM; low switching current; nonvolatile memories; systems-on-chips;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2007.891665
Filename :
4140598
Link To Document :
بازگشت