DocumentCode :
756831
Title :
High-energy tail electrons as the mechanism for the worst-case hot-carrier stress degradation of the deep submicrometer N-MOSFET
Author :
Ang, D.S. ; Phua, T.W.H. ; Liao, H. ; Ling, C.H.
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore
Volume :
24
Issue :
7
fYear :
2003
fDate :
7/1/2003 12:00:00 AM
Firstpage :
469
Lastpage :
471
Abstract :
Experimental evidence, based on sensitively modulating the concentration of the high-energy tail of the electron energy distribution, reveals an important trend in the mid-to-high gate stress voltage (V/sub g/) regime, where device degradation is seen to continuously increase with the applied V/sub g/, for a given drain stress voltage V/sub d/. The shift in the worst-case degradation point from V/sub g//spl ap/V/sub d//2 to V/sub g/=V/sub d/, depicting an uncorrelated behavior with the substrate current, is caused by the injection of the high-energy tail electrons into the gate oxide, when the oxide field near the drain region becomes increasingly favorable as V/sub g/ approaches V/sub d/. This letter offers an improved framework for understanding the worst-case hot-carrier stress degradation of deep submicrometer N-MOSFETs under low bias condition.
Keywords :
MOSFET; hot carriers; interface states; semiconductor device reliability; deep submicrometer N-MOSFET; device degradation; drain stress voltage; electron energy distribution; gate stress voltage; high-energy tail electrons; low bias condition; oxide field; substrate current; uncorrelated behavior; worst-case hot-carrier stress degradation; Degradation; Electrons; Hot carriers; Interface states; MOSFET circuits; Probability distribution; Scattering; Stress; Tail; Voltage;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2003.814011
Filename :
1217300
Link To Document :
بازگشت