• DocumentCode
    757072
  • Title

    Design of power-efficient pipelined truncated multipliers with various output precision

  • Author

    Kuang, S.-R. ; Wang, J.-P.

  • Author_Institution
    Dept. of Comput. Sci. & Eng., Nat. Sun Yat-sen Univ., Taiwan
  • Volume
    1
  • Issue
    2
  • fYear
    2007
  • fDate
    3/1/2007 12:00:00 AM
  • Firstpage
    129
  • Lastpage
    136
  • Abstract
    An energy-efficient multiplier is very desirable for multimedia and digital signal processing systems. In many of these systems, the effective dynamic range of input operands for multipliers is generally limited to a small range and the case with maximum range seldom occurs. In addition, the output products of multipliers are usually rounded or truncated to avoid growth in word size. Based on these features, a low-power signed pipelined truncated multiplier is proposed that can dynamically detect multiple combinations of input ranges and deactivate a large amount of the unnecessary transitions in non-effective ranges to reduce the power consumption. Moreover, the proposed multiplier can trade output precision against power consumption so as to further reduce power consumption. Experimental results show that the proposed multiplier consumes up to 90% less power than the conventional standard multiplier while still maintaining an acceptable output precision and quality
  • Keywords
    logic design; multiplying circuits; pipeline processing; power aware computing; digital signal processing; energy-efficient multiplier; multimedia signal processing; output precision; power consumption reduction; power-efficient pipelined truncated multiplier;
  • fLanguage
    English
  • Journal_Title
    Computers & Digital Techniques, IET
  • Publisher
    iet
  • ISSN
    1751-8601
  • Type

    jour

  • DOI
    10.1049/iet-cdt:20060156
  • Filename
    4140667