• DocumentCode
    75811
  • Title

    A Stochastic Computational Approach for Accurate and Efficient Reliability Evaluation

  • Author

    Jie Han ; Hao Chen ; Jinghang Liang ; Peican Zhu ; Zhixi Yang ; Lombardi, Floriana

  • Author_Institution
    Dept. of Electr. & Comput. Eng., Univ. of Alberta, Edmonton, AB, Canada
  • Volume
    63
  • Issue
    6
  • fYear
    2014
  • fDate
    Jun-14
  • Firstpage
    1336
  • Lastpage
    1350
  • Abstract
    Reliability is fast becoming a major concern due to the nanometric scaling of CMOS technology. Accurate analytical approaches for the reliability evaluation of logic circuits, however, have a computational complexity that generally increases exponentially with circuit size. This makes intractable the reliability analysis of large circuits. This paper initially presents novel computational models based on stochastic computation; using these stochastic computational models (SCMs), a simulation-based analytical approach is then proposed for the reliability evaluation of logic circuits. In this approach, signal probabilities are encoded in the statistics of random binary bit streams and non-Bernoulli sequences of random permutations of binary bits are used for initial input and gate error probabilities. By leveraging the bit-wise dependencies of random binary streams, the proposed approach takes into account signal correlations and evaluates the joint reliability of multiple outputs. Therefore, it accurately determines the reliability of a circuit; its precision is only limited by the random fluctuations inherent in the stochastic sequences. Based on both simulation and analysis, the SCM approach takes advantages of ease in implementation and accuracy in evaluation. The use of non-Bernoulli sequences as initial inputs further increases the evaluation efficiency and accuracy compared to the conventional use of Bernoulli sequences, so the proposed stochastic approach is scalable for analyzing large circuits. It can further account for various fault models as well as calculating the soft error rate (SER). These results are supported by extensive simulations and detailed comparison with existing approaches.
  • Keywords
    CMOS logic circuits; circuit complexity; error statistics; integrated circuit reliability; nanoelectronics; probability; stochastic processes; CMOS technology; SCMs; SER; analytical approaches; binary bits; bit-wise dependencies; circuit reliability analysis; computational complexity; fault models; gate error probabilities; joint reliability evaluation; logic circuits; nanometric scaling; nonBernoulli sequences; random binary bit streams; random fluctuations; random permutations; signal correlations; signal probabilities; simulation-based analytical approach; soft error rate; statistics; stochastic computational models; stochastic sequences; Computational modeling; Integrated circuit modeling; Integrated circuit reliability; Logic gates; Probabilistic logic; Stochastic processes; Reliability; and fault-tolerance; error-checking; fault injection; probabilistic algorithms; random number generation; reliability and testing; testing;
  • fLanguage
    English
  • Journal_Title
    Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9340
  • Type

    jour

  • DOI
    10.1109/TC.2012.276
  • Filename
    6361409