DocumentCode
758444
Title
Design of Memory Sub-System with Constant-Rate Bumping Process for H.264/AVC Decoder
Author
Li, Chih-Hung ; Peng, Wen-Hsiao ; Chiang, Tihao
Author_Institution
Inst. of Electron., Nat. Chiao Tung Univ., Hsinchu
Volume
53
Issue
1
fYear
2007
fDate
2/1/2007 12:00:00 AM
Firstpage
209
Lastpage
217
Abstract
In this paper, we propose an efficient memory sub-system and a constant-rate humping process for a H.264/AVC decoder conforming to High profile@Level 4. To efficiently utilize the throughput of external DRAM, a synchronization buffer is employed as a bridge for reformatting the read/write data exchanged between the on-chip hardware and the off-chip DRAM. In addition, we optimize the issues of read/write commands and adaptively enable the auto-precharge function by monitoring the motion information of a submacroblock. Furthermore, a regulation buffer with size comparable to the decoded picture buffer is created to ensure a constant output rate of decoded pictures for any conformed prediction structures. Along with other modules, the proposed scheme is verified at system level using transaction level modeling (TLM) technique. Statistical results show that synchronization buffer of larger block size provides higher memory efficiency, less access cycles and power dissipation. However, the granularity of 8times8 block size provides better trade-off among cost, efficiency, power, and real-time requirement
Keywords
DRAM chips; buffer storage; decoding; image motion analysis; video coding; H.264-AVC decoder; auto-precharge function; constant-rate bumping process; external DRAM; memory sub-system design; read-write commands; synchronization buffer; transaction level modeling; Automatic voltage control; Bridges; Costs; Decoding; Hardware; Monitoring; Power dissipation; Power system modeling; Random access memory; Throughput;
fLanguage
English
Journal_Title
Consumer Electronics, IEEE Transactions on
Publisher
ieee
ISSN
0098-3063
Type
jour
DOI
10.1109/TCE.2007.339527
Filename
4140924
Link To Document