DocumentCode :
758829
Title :
A compact model for flicker noise in MOS transistors for analog circuit design
Author :
Arnaud, Alfredo ; Galup-Montoro, Carlos
Author_Institution :
Fac. de Ingenieria, Univ. de la Republica, Montevideo, Uruguay
Volume :
50
Issue :
8
fYear :
2003
Firstpage :
1815
Lastpage :
1818
Abstract :
Designers need accurate models to estimate 1/f noise in MOS transistors as a function of their size, bias point, and technology. Conventional models present limitations; they usually do not consistently represent the series-parallel associations of transistors and may not provide adequate results for all the operating regions, particularly moderate inversion. In this brief, we present a consistent, physics-based, one-equation-all-regions model for flicker noise developed with the aid of a one-equation-all-regions dc model of the MOS transistor.
Keywords :
MOSFET; flicker noise; semiconductor device models; MOS transistors; analog circuit design; bias point; flicker noise; one-equation-all-regions model; operating regions; series-parallel associations; 1f noise; Analog circuits; Circuit noise; Frequency; Low-frequency noise; MOSFET circuits; Physics; Semiconductor device noise; Semiconductor process modeling; Voltage;
fLanguage :
English
Journal_Title :
Electron Devices, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9383
Type :
jour
DOI :
10.1109/TED.2003.815143
Filename :
1218677
Link To Document :
بازگشت