• DocumentCode
    759712
  • Title

    InP DHBT-Based Monolithically Integrated CDR/DEMUX IC Operating at 80 Gbit/s

  • Author

    Makon, Robert E. ; Driad, Rachid ; Schneider, Karl ; Ludwig, Manfred ; Aidam, Rolf ; Quay, Rudiger ; Schlechtweg, Michael ; Weimann, G.

  • Author_Institution
    IAF, Fraunhofer Inst. of Appl. Solid-State Phys., Freiburg
  • Volume
    41
  • Issue
    10
  • fYear
    2006
  • Firstpage
    2215
  • Lastpage
    2223
  • Abstract
    In this paper, a monolithically integrated clock and data recovery (CDR) circuit with 1:2 demultiplexer (DEMUX), which is intended for use in 80 Gbit/s optical fiber links, is presented. The integrated circuit (IC) is manufactured using an in-house InP double heterostructure bipolar transistor (DHBT) technology, exhibiting cut-off frequency values of more than 220 GHz for both fT and fmax. The CDR circuit in the topology of a phase-locked loop (PLL) is mainly composed of a half-rate linear phase detector including a 1:2 demultiplexer (DEMUX), a loop filter, and a voltage-controlled oscillator (VCO). Hence, the corresponding architecture of each of these components as well as the applied circuit design technique are extensively addressed. Concerning the performance achieved by the CDR/DEMUX IC, the recovered and demultiplexed 40 Gbit/s data from an 80 Gbit/s input signal feature clear eye opening with a signal swing as high as 600 mVpp. The extracted 40 GHz clock signal shows a phase noise as low as -98 dBc/Hz at 100 kHz offset frequency. The corresponding rms jitter amounts to 0.37 ps while the peak-to-peak jitter is as low as 1.66 ps. At a single supply voltage of -4.8 V, the power consumption of the full CDR/DEMUX IC amounts to 1.65 W. To the authors´ best knowledge, this work demonstrates the first CDR circuit at the achieved data rate, regardless of all the competing semiconductor technologies
  • Keywords
    III-V semiconductors; bipolar digital integrated circuits; clocks; demultiplexing equipment; indium compounds; optical communication equipment; optical fibre communication; phase detectors; phase locked loops; synchronisation; voltage-controlled oscillators; -4.8 V; 0.37 ps; 1.65 W; 40 GHz; 80 Gbit/s; InP; clock and data recovery circuit; demultiplexer; double heterostructure bipolar transistor technology; linear phase detector; loop filter; monolithically integrated CDR/DEMUX IC; optical fiber links; phase-locked loop; voltage-controlled oscillator; Bipolar integrated circuits; Clocks; DH-HEMTs; Indium phosphide; Integrated circuit manufacture; Jitter; Monolithic integrated circuits; Optical fibers; Phase locked loops; Voltage-controlled oscillators; Clock and data recovery (CDR); InP double heterostructure bipolar transistor (DHBT); half-rate linear phase detector; loop filter; voltage-controlled oscillator (VCO);
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2006.878105
  • Filename
    1703675