• DocumentCode
    759943
  • Title

    Aliasing error for a mask ROM built-in self-test

  • Author

    Iwasaki, Kazuhiko ; Nakamura, Shigeo

  • Author_Institution
    Central Res. Lab., Hitachi Ltd., Tokyo, Japan
  • Volume
    45
  • Issue
    3
  • fYear
    1996
  • fDate
    3/1/1996 12:00:00 AM
  • Firstpage
    270
  • Lastpage
    277
  • Abstract
    To develop better ROM BIST techniques we first experimentally surveyed cell faults, word-line faults, bit-line faults, delay faults and other types of faults occurring in 1,000 faulty mask ROM chips. We found that most of the stuck-at faults were within a single mat. We then theoretically analyzed the aliasing probability for a mask ROM containing a fault or faults within a single mat. To experimentally evaluate BIST aliasing errors we implemented six MISRs on a custom board and observed actual aliasing errors. The experimentally measured aliasing probabilities agreed with the probabilities derived theoretically. No aliasing error occurred for the 16-stage, 8-input MISR
  • Keywords
    built-in self test; delays; fault diagnosis; read-only storage; aliasing error; bit-line faults; cell faults; delay faults; mask ROM built-in self-test; stuck-at faults; word-line faults; Built-in self-test; Circuit faults; Decoding; Error probability; Information analysis; Monitoring; Read only memory; Testing; Text processing; Very large scale integration;
  • fLanguage
    English
  • Journal_Title
    Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9340
  • Type

    jour

  • DOI
    10.1109/12.485566
  • Filename
    485566