DocumentCode :
760418
Title :
Stability Analysis of an Nth Power Digital Phase-Locked Loop--Part I: First-Order DPLL
Author :
Osborne, Holly C.
Author_Institution :
TRW, Inc., Redondo Beach, CA, USA
Volume :
28
Issue :
8
fYear :
1980
fDate :
8/1/1980 12:00:00 AM
Firstpage :
1343
Lastpage :
1354
Abstract :
The behavior of a digital phase-locked loop (DPLL) which tracks the positive-going zero crossings of the incoming signal can be characterized by a nonlinear difference equation in the phaseerror process. This equation was first presented by Gill and Gupta for the CW loop, and modified by Osborne and Lindsey for the N th power loop. Stability results have been previously obtained for first- and second-order loops by linearizing the equation about the steady-state solution. However, in this paper, a mathematically more rigorous and powerful approach is introduced whereby the acquisition behavior is studied by formulating the equation as a fixed-point problem. Stability results can be obtained by studying the nonlinear equation directly, using theorems pertaining to the convergence behavior of the Picard iterates, e.g., Ostrowski\´s Theorem and the Contraction Mapping Theorem. Using this formulation, we present some new stability results (and rederive some previously obtained results) for the first- and second-order DPLL\´s. Then, some stability results for the third-order DPLL are derived for the first time. The first-order DPLL results appear in Part I, and the higher order DPLL results appear in Part II.
Keywords :
Difference equations; PLLs; Phase-locked loop (PLL); Difference equations; Frequency; Nonlinear equations; Phase locked loops; Phase shift keying; Sampling methods; Signal processing; Stability analysis; Steady-state; Tracking loops;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/TCOM.1980.1094771
Filename :
1094771
Link To Document :
بازگشت