DocumentCode :
761719
Title :
An Efficient Parallel Architecture for Implementing LST Decoding in MIMO Systems
Author :
Alimohammad, Amirhossein ; Cockburn, Bruce F.
Author_Institution :
Dept. of Electr. & Comput. Eng., Alberta Univ., Edmonton, Alta.
Volume :
54
Issue :
10
fYear :
2006
Firstpage :
3899
Lastpage :
3907
Abstract :
Recovering the symbols in a multiple-input multiple-output (MIMO) receiver is a computationally intensive process. The layered space-time (LST) algorithms provide a reasonable tradeoff between complexity and performance. Commercial digital signal processors (DSPs) have become a key component in many high-volume products such as cellular telephones. As an alternative to power-hungry DSPs, we propose to use a moderately parallel single-instruction stream, multiple-data stream (SIMD) coprocessor architecture, called DSP-RAM, to implement an LST MIMO receiver that offers high performance with relatively low power consumption. For a typical indoor wireless environment, a 100-MHz DSP-RAM can potentially provide more than ten times greater decoding throughput at the receiver of a (4,4) MIMO system compared with a conventional 720-MHz DSP. The DSP-RAM processor has been coded in a hardware description language (HDL) and synthesized for both available field-programmable gate arrays (FPGAs) and for a 0.18-mum CMOS standard cell implementation
Keywords :
CMOS integrated circuits; MIMO systems; cellular radio; coprocessors; decoding; digital signal processing chips; field programmable gate arrays; hardware description languages; indoor radio; mobile handsets; parallel architectures; radio receivers; space-time codes; 100 MHz; CMOS; DSP-RAM processor; FPGA; HDL; LST decoding; MIMO systems; cellular telephones; digital signal processors; field-programmable gate arrays; hardware description language; indoor wireless environment; layered space-time algorithms; multiple-input multiple-output receiver; parallel single-instruction stream multiple-data stream coprocessor architecture; Coprocessors; Decoding; Digital signal processing; Digital signal processors; Field programmable gate arrays; Hardware design languages; MIMO; Parallel architectures; Signal processing algorithms; Telephony; Layered space–time decoding; multiple-input multiple-output (MIMO) receiver; parallel processing; processor-in-memory;
fLanguage :
English
Journal_Title :
Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1053-587X
Type :
jour
DOI :
10.1109/TSP.2006.879326
Filename :
1703857
Link To Document :
بازگشت