• DocumentCode
    762053
  • Title

    Clock Delayed Domino Logic With Efficient Variable Threshold Voltage Keeper

  • Author

    Amirabadi, Amir ; Afzali-Kusha, Ali ; Mortazavi, Yousof ; Nourani, Mehrdad

  • Author_Institution
    Sch. of Electr. & Comput. Eng., Tehran Univ.
  • Volume
    15
  • Issue
    2
  • fYear
    2007
  • Firstpage
    125
  • Lastpage
    134
  • Abstract
    In this paper, efficient clock delayed domino logic with variable strength voltage keeper is proposed. The variable strength of the keeper is achieved through applying two different body biases to the keeper. The circuits used to generate the body biases are called capacitive body bias generator and cross-coupled capacitive body bias generator. Compared to a previous work, the body bias generator circuits presented in this paper are simpler and do not require double or triple power supply while consuming less area and power. To show the efficiency of the proposed technique, the implementation of a carry generator circuit by the proposed techniques and the previous work are compared. The simulation results for standard CMOS technologies of 0.18 mum and 70 nm show considerable improvements in terms of power and power delay product. In addition, the proposed technique shows much less temperature dependence when compared to that of previous work
  • Keywords
    CMOS logic circuits; clocks; combinational circuits; logic design; 0.18 micron; 70 nm; CMOS digital integrated circuits; VLSI systems; carry generator circuit; clock delayed domino logic; combinational logic circuits; cross-coupled capacitive body bias generator; leakage currents; variable strength voltage keeper; variable threshold voltage keeper; very high-speed integrated circuits; CMOS technology; Clocks; Delay; Leakage current; Logic circuits; Logic design; Nanoelectronics; Pulse inverters; Threshold voltage; Very large scale integration; CMOS digital integrated circuits; VLSI systems; combinational logic circuits; leakage currents; very high-speed integrated circuits;
  • fLanguage
    English
  • Journal_Title
    Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1063-8210
  • Type

    jour

  • DOI
    10.1109/TVLSI.2007.891097
  • Filename
    4142767