DocumentCode :
763964
Title :
Assembly-level reliability: a methodology for effective manufacturing of IC packages
Author :
Nguyen, L.T. ; Finnell, J.R. ; Singh, K.M.
Author_Institution :
Nat. Semicond. Corp., Santa Clara, CA, USA
Volume :
44
Issue :
1
fYear :
1995
fDate :
3/1/1995 12:00:00 AM
Firstpage :
14
Lastpage :
18
Abstract :
This paper discusses the general methodology of assembly level reliability (ALR) as part of a corporate effort at designing reliability into the whole assembly process of integrated circuit (IC) packages. Semiconductor packages with assembly-induced defects sometimes do escape detection due to a variety of reasons. Trying to eliminate this problem by approaching it piecemeal may result only in single process optimization, but does not guarantee full assembly line balancing for error-free production. ALR is a systematic 4-prong approach which uses a combination of techniques for synergistic effects. (1) Problems of immediate needs have to be addressed and contained, (2) The proper steps must then be taken to ensure that similar issues do not resurface. (3) Design-for-manufacturability principles must be applied; e.g., the design of the package can be simplified to reduce the number of assembly steps, increase throughput, and cut cost. (4) Qualification methodologies have to be revisited. Less expensive but well-characterized test chips can be introduced in lieu of actual devices. Accelerated testing with a good understanding of the failure mechanisms facilitates faster product qualification to ensure time-to-market advantage. Together with these more cost-effective qualification techniques, the proper reliability-monitoring features must be installed. Only then can the true vision of ALR be accomplished, viz, ensuring recognition, by both customers and competitors, as a Company that continuously manufactures defect-free parts
Keywords :
assembling; integrated circuit manufacture; integrated circuit reliability; IC packages manufacturing; accelerated testing; assembly-induced defects; assembly-level reliability; defect-free parts manufacture; design-for-manufacturability principles; error-free production; failure mechanisms; qualification methodologies; reliability-monitoring; semiconductor packages; Assembly systems; Costs; Integrated circuit packaging; Integrated circuit reliability; Life estimation; Production; Qualifications; Semiconductor device packaging; Testing; Throughput;
fLanguage :
English
Journal_Title :
Reliability, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9529
Type :
jour
DOI :
10.1109/24.376514
Filename :
376514
Link To Document :
بازگشت