Title :
Conversion of a CMOS Logic Circuit Design to an RSFQ Design Considering Latching Function of RSFQ Logic Gates
Author :
Kito, Nobutaka ; Takagi, Kazuyoshi ; Takagi, Naofumi
Author_Institution :
Sch. of Eng., Chukyo Univ., Toyota, Japan
Abstract :
A method for converting a CMOS logic circuit design to an efficient RSFQ design, which minimizes the number of flip-flops during conversion, is proposed. In an RSFQ circuit, each data input terminal of a logic gate has latching function, and the function is enabled or disabled depending on the order of the arrivals of the data pulse and the corresponding clock pulse. The number of flip-flops is minimized by the use of the latching functions through arrangement of the order of pulse arrivals of each gate and also by circuit retiming. A conversion tool based on the proposed method has been developed. Conversion results of CMOS benchmark circuits show that most of the flip-flops in the circuits are eliminated by the proposed method. A 4-bit RSFQ processor was successfully designed by an existing CMOS design tool and the developed conversion tool.
Keywords :
CMOS logic circuits; flip-flops; integrated circuit design; quantum gates; superconducting logic circuits; 4-bit RSFQ processor; CMOS benchmark circuits; CMOS logic circuit design design; RSFQ circuit; RSFQ design; RSFQ logic gate; circuit retiming; clock pulse; data input terminal; data pulse; flip-flops; latching function; pulse arrival order arrangement; word length 4 bit; Benchmark testing; CMOS integrated circuits; Circuit synthesis; Clocks; Flip-flops; Logic circuits; Logic gates; Design automation; RSFQ circuits; logic design; superconducting integrated circuits;
Journal_Title :
Applied Superconductivity, IEEE Transactions on
DOI :
10.1109/TASC.2014.2378593