Title :
Continuous-time sigma-delta modulators with reduced timing jitter sensitivity based on time delays
Author_Institution :
Dept. of Electron. Technol., Univ. Carlos III, Madrid, Spain
fDate :
7/10/2003 12:00:00 AM
Abstract :
A novel continuous time sigma-delta modulator architecture is presented. This architecture employs a noise shaping filter based on time delays, which allows a high speed hardware implementation with transmission lines. This architecture is less sensitive to clock jitter and excess loop delay than the equivalent continuous time modulators based on integrators.
Keywords :
continuous time systems; delays; high-speed integrated circuits; sigma-delta modulation; timing jitter; clock jitter; continuous-time sigma-delta modulators; excess loop delay; high speed hardware implementation; noise shaping filter; time delays; timing jitter sensitivity; transmission lines;
Journal_Title :
Electronics Letters
DOI :
10.1049/el:20030609