DocumentCode :
765527
Title :
An associative processing module for a heterogeneous vision architecture
Author :
Storer, Richard ; Pout, Mike R. ; Thomson, Andrew R. ; Dagless, Erik L. ; Duller, Andrew W G ; Marriott, A. Paul ; Hicks, Peter J.
Author_Institution :
Bristol Univ., UK
Volume :
12
Issue :
3
fYear :
1992
fDate :
6/1/1992 12:00:00 AM
Firstpage :
42
Lastpage :
55
Abstract :
The heterogeneous vision architecture that satisfies the computing demands of real-time computer vision by providing parallelism in three different forms is described. A pipeline of digital signal processing (DSP) chips initially processes signals. Then a SIMD associative processor array processes images and extract features, and a MIMD network of transputers processes extracted objects in parallel. The array´s VLSI implementation, the processing modes available due to the use of content-addressable memory, and the means of achieving efficient 2-D interprocessor communication in the linear array are described. An application as a vehicle number plate recognition system is presented.<>
Keywords :
computer vision; parallel architectures; MIMD network; SIMD associative processor array; associative processing module; content-addressable memory; digital signal processing; heterogeneous vision architecture; parallelism; real-time computer vision; vision architecture; Associative processing; Computer architecture; Computer vision; Concurrent computing; Digital signal processing chips; Feature extraction; Parallel processing; Pipelines; Signal processing; Very large scale integration;
fLanguage :
English
Journal_Title :
Micro, IEEE
Publisher :
ieee
ISSN :
0272-1732
Type :
jour
DOI :
10.1109/40.141602
Filename :
141602
Link To Document :
بازگشت