DocumentCode :
766523
Title :
Modeling and extraction of interconnect capacitances for multilayer VLSI circuits
Author :
Arora, Narain D. ; Raol, Kartik V. ; Schumann, Reinhard ; Richardson, Llanda M.
Author_Institution :
Digital Equipment Corp., Hudson, MA, USA
Volume :
15
Issue :
1
fYear :
1996
fDate :
1/1/1996 12:00:00 AM
Firstpage :
58
Lastpage :
67
Abstract :
We report an accurate and practical method of estimating interconnect capacitances for a given circuit layout. The method allows extraction of the complete circuit level capacitances at each node in the circuit. The layout geometry is reduced into base elements that consist of different vertical profiles at each node in the layout. Accurate analytical models are developed for calculating capacitances of multilayer structures using a 2D capacitance simulator TDTL. These models are then transformed into 3D geometry. The resulting model capacitance values are found to be within 10% of both the measured data and 3D simulations of structures that are prevalent in typical VLSI chips. The models and their coefficients for different vertical profiles are stored in the capacitance extraction tool CUP, which is coupled to the layout extractor HILEX. As each base element has a unique vertical profile, the corresponding capacitance can easily be calculated for each node that is then written out to a circuit netlist. The comparisons of the models with the measured data, as well as 3D simulations results, are also discussed
Keywords :
VLSI; capacitance; circuit analysis computing; circuit layout CAD; integrated circuit interconnections; integrated circuit layout; integrated circuit modelling; 2D capacitance simulator; 3D geometry; CUP; HILEX; TDTL; analytical models; capacitance extraction tool; circuit layout; interconnect capacitances; layout extractor; layout geometry; multilayer VLSI circuits; vertical profile; Analytical models; Capacitance measurement; Circuit simulation; Data mining; Geometry; Integrated circuit interconnections; Nonhomogeneous media; Semiconductor device measurement; Solid modeling; Very large scale integration;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/43.486272
Filename :
486272
Link To Document :
بازگشت