DocumentCode :
768751
Title :
A low-voltage CMOS switch with a novel clock boosting scheme
Author :
Keskin, Mustafa
Author_Institution :
Mixed-Signal Design Group, Qualcomm Inc., San Diego, CA, USA
Volume :
52
Issue :
4
fYear :
2005
fDate :
4/1/2005 12:00:00 AM
Firstpage :
185
Lastpage :
188
Abstract :
There is a strong demand for an input switch in switched-capacitor circuits, covering rail-to-rail signal swing when low power-supply voltages are used. This brief proposes a novel clock-boosting scheme. The generated clock voltages of this new circuit are applied to a regular CMOS transmission gate to implement a simple and robust sampling switch when the supply voltages are very low. In this new approach, during the sampling phase, the gate-voltage of an nMOS switch is boosted up to Vdd+k·Vdd, and the gate voltage of a pMOS switch is lowered to Vgnd-k·Vdd, where k can be made programmable, and is usually smaller than 1. This allows sampling of the full signal swing, even when supply voltages are lower than |Vth,p|+Vth,n without applying extreme stress to the gate oxide of a transistor.
Keywords :
CMOS analogue integrated circuits; clocks; discrete time systems; low-power electronics; signal sampling; switched capacitor networks; CMOS analog integrated circuits; clock boosting; clock voltages; discrete time systems; input switch; low power-supply voltages; low-voltage CMOS switch; nMOS switch; rail-to-rail signal swing; robust sampling switch; switched-capacitor circuits; Boosting; Clocks; Low voltage; MOS devices; Rail to rail inputs; Robustness; Sampling methods; Switched capacitor circuits; Switches; Switching circuits; CMOS analog integrated circuits; Clocks; discrete time systems; switched-capacitor (SC) circuits;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2004.842037
Filename :
1417085
Link To Document :
بازگشت