DocumentCode :
769759
Title :
Design of an efficient FFT Processor for OFDM systems
Author :
Jiang, Haining ; Luo, Hanwen ; Tian, Jifeng ; Song, Wentao
Author_Institution :
Shanghai Jiao Tong Univ., China
Volume :
51
Issue :
4
fYear :
2005
Firstpage :
1099
Lastpage :
1103
Abstract :
Orthogonal frequency division multiplexing (OFDM) system is famous for its robustness against frequency selective fading channel and the FFT processor is the critical block in all OFDM systems. In this article, an efficient FFT processor architecture suitable for OFDM systems is proposed. In order to meet the requirements of high-speed data transmission and low-area consumption in OFDM systems, two novel butterfly algorithms - "parallel butterfly algorithm " and "dual butterfly algorithm" - are developed in the design of butterfly unit, which is the kernel in FFT processor. The FFT processor with these butterfly algorithms has high throughput and requires relatively small areas. Performance evaluation demonstrates that the proposed FFT architecture can meet the requirement of wireless LAN (IEEE 802.11a) standard.
Keywords :
OFDM modulation; fast Fourier transforms; wireless LAN; FFT Processor; OFDM systems; dual butterfly algorithm; frequency selective fading channel; parallel butterfly algorithm; wireless LAN; Clocks; Data communication; Digital video broadcasting; Hardware; OFDM modulation; Parallel architectures; Pipelines; Robustness; Throughput; Wireless LAN;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/TCE.2005.1561830
Filename :
1561830
Link To Document :
بازگشت