DocumentCode :
771221
Title :
Implementation of a Multirate Speech Digitizer
Author :
Lee, Byung Suk ; Un, Chong Kwan ; Lee, Hyeong Ho ; Shin, Bypung Choel ; Lee, Hwang Soo
Author_Institution :
Gold Star Electric Company, Osan, Korea
Volume :
31
Issue :
6
fYear :
1983
fDate :
6/1/1983 12:00:00 AM
Firstpage :
775
Lastpage :
783
Abstract :
In this paper, implementation of a compact and efficient multirate speech digitizer with variable transmission rates of 2.4, 4.8, 9.6, and 14.96 kbits/s is presented. The multirate algorithm has been made based on the residual-excited linear prediction (RELP) vocoder with a transmission rate of 9.6 kbits/s. The residual encoder employed in the RELP vocoder uses hybrid companding delta modulation (HCDM). This HCDM is also used as a 14.96 kbit/s coder. If the residual in the RELP system is down-sampled before encoding, a 4.8 kbit/s coder can be realized. If the residual encoder is not used, a 2.4 kbit/s linear predictive coder (LPC) can be realized by incorporating a pitch extractor. In the 4.8 and 9.6 kbit/s coders the pitch-implanted residual excitation method has been used to generate the excitation signal to the synthesis filter. The multirate speech digitizer algorithm has been implemented using 2900 series bit-slice microprocessors. The external memory is composed of 2K RAM´s and 2K ROM´s. The system design is a two-bus structure with a 204 ns cycle time. With efficient hardware and software design, the multirate speech digitizer requires almost the same hardware complexity as compared with the conventional 2.4 kblt/s LPC vocoder.
Keywords :
Digital communications; Speech coding; Delta modulation; Encoding; Filters; Hardware; Linear predictive coding; Microprocessors; Signal generators; Signal synthesis; Speech synthesis; Vocoders;
fLanguage :
English
Journal_Title :
Communications, IEEE Transactions on
Publisher :
ieee
ISSN :
0090-6778
Type :
jour
DOI :
10.1109/TCOM.1983.1095884
Filename :
1095884
Link To Document :
بازگشت