DocumentCode :
772079
Title :
Multibit Delta-Sigma Modulator With Two-Step Quantization and Segmented DAC
Author :
Yongjie Cheng ; Petrie, C. ; Nordick, B. ; Comer, Douglas ; Comer, Douglas
Author_Institution :
Electr. Eng. Dept., Brigham Young Univ., UT
Volume :
53
Issue :
9
fYear :
2006
Firstpage :
848
Lastpage :
852
Abstract :
An architecture for a multibit single-stage delta-sigma analog-to-digital converter (ADC) with two-step quantization is presented. Both the most significant bit and least significant bit signals produced by the two-step quantization are fed back simultaneously to all integrator stages, making it suitable for low oversampling ratios. The two-step ADC avoids the problem that the complexity of an internal flash ADC increases exponentially with each added bit. A segmented architecture with coarse/fine dynamic element matching (DEM) and digital-to-analog converter (DAC) is proposed to reduce the complexity of DEM and DAC due to the large internal quantizer. The consequence of the segmentation, mismatch between coarse and fine DACs can be noise shaped by using a digital requantization method. Analysis and behavioral simulation results are presented
Keywords :
delta-sigma modulation; logic design; quantisation (signal); analog-to-digital converter; behavioral simulation; delta-sigma modulator; digital requantization; digital-to-analog converter; dynamic element matching; segmented architecture; Analog-digital conversion; Circuit noise; Clocks; Delay; Delta modulation; Digital-analog conversion; Multi-stage noise shaping; Noise cancellation; Quantization; Signal to noise ratio; Analog–digital conversion; quantization; sigma–delta (;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-7747
Type :
jour
DOI :
10.1109/TCSII.2006.881825
Filename :
1705052
Link To Document :
بازگشت