Title :
Digital Background Calibration of Capacitor-Mismatch Errors in Pipelined ADCs
Author :
Taherzadeh-Sani, Mohammad ; Hamoui, Anas A.
Author_Institution :
Dept. of Electr. & Comput. Eng., McGill Univ., Montreal, Que.
Abstract :
A digital background calibration technique is proposed to correct for the linearity error due to capacitor mismatches in pipelined analog-to-digital converters (ADCs). During the normal ADC operation, it randomly swaps the feedback capacitor with the sampling capacitor(s) in the multiplying digital-to-analog converter (MDAC) of each pipeline stage in the pipelined ADC. The capacitor-mismatch errors in all pipeline stages are then concurrently measured and corrected in the digital domain. The proposed technique can be utilized in both single-bit and multibit MDACs. Owing to its simple iterative algorithm for capacitor-mismatch error calibration, its implementation requires minimal additional digital hardware. Behavioral simulation results show that, using the proposed calibration technique, the signal-to-noise-plus-distortion ratio is improved from 10 to 12.5bits and the spurious-free dynamic range is increased from 65 to 95 dB, in a 13-bit pipelined ADC with sigma=0.25% capacitor mismatches
Keywords :
analogue-digital conversion; calibration; digital-analogue conversion; error correction; pipeline processing; 13 bit; capacitor mismatch; digital background calibration; feedback capacitor; linearity error; multiplying digital-to-analog converter; pipelined analog-to-digital converter; signal-to-noise-plus-distortion ratio; Analog-digital conversion; Calibration; Capacitors; Digital-analog conversion; Error correction; Feedback; Iterative algorithms; Linearity; Pipelines; Sampling methods; Analog-to-digital conversion; capacitor mismatch; digital background calibration; pipelined analog-to-digital converter (ADC);
Journal_Title :
Circuits and Systems II: Express Briefs, IEEE Transactions on
DOI :
10.1109/TCSII.2006.879097