DocumentCode :
773313
Title :
Multirate ΣΔ modulators
Author :
Colodro, Francisco ; Torralba, Antonio
Author_Institution :
Departmento de Ingenieria Electronica, Seville Univ., Spain
Volume :
49
Issue :
3
fYear :
2002
fDate :
3/1/2002 12:00:00 AM
Firstpage :
170
Lastpage :
176
Abstract :
New high-speed ΣΔ analog to digital converters (ADCs) are required for xDSL and RF receivers. As sampling frequency is upper limited by the amplifier bandwidth and power consumption, these high-speed, low-power converters operate with a small oversampling ratio. Usually, they are high-order cascade structures with a multibit quantizer in the last stage. All these approaches use a unique sampling frequency. This paper shows that multirating is a useful technique to reduce power consumption in high speed ΣΔ modulators. To this end, two different multirate ΣΔ modulators are proposed. The first one uses a low sampling frequency in the first integrator(s) of a single loop structure, while the second one uses a low oversampling frequency in the first stage(s) of a cascade converter
Keywords :
CMOS integrated circuits; circuit feedback; circuit simulation; high-speed integrated circuits; low-power electronics; modulators; quantisation (signal); sigma-delta modulation; signal sampling; CMOS ADC; cascade converter; feedback path; first integrator; high-speed analog-digital converters; low sampling frequency; low-power converters; low-power electronics; multirate sigma-delta modulators; quantizer; reduced power consumption; second-order case; simulation; single loop structure; small oversampling ratio; Bandwidth; Capacitors; Delta modulation; Energy consumption; Feedback; Frequency conversion; Sampling methods; Stability; Topology; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2002.1013863
Filename :
1013863
Link To Document :
بازگشت