• DocumentCode
    773386
  • Title

    On the low-power implementation of FIR filtering structures on single multiplier DSPs

  • Author

    Erdogan, Ahmet Teyfik ; Arslan, Tughrul

  • Author_Institution
    Dept. of Electron. & Electr. Eng., Edinburgh Univ., UK
  • Volume
    49
  • Issue
    3
  • fYear
    2002
  • fDate
    3/1/2002 12:00:00 AM
  • Firstpage
    223
  • Lastpage
    229
  • Abstract
    The authors present three multiplication schemes for the low-power implementation of finite-impulse response (FIR) filters on single multiplier complementary metal-oxide-semiconductor (CMOS) digital signal processors (DSPs). The schemes achieve power reduction through the minimization of switching activity at one or both inputs of the multiplier. In addition, these schemes are characterized by their flexibility since they tradeoff implementation cost against power consumption. Results are provided for a number of example FIR filters demonstrating power savings ranging from 20% with schemes which can be implemented on existing common DSPs, and up to 51% with schemes using enhanced DSP architectures
  • Keywords
    CMOS digital integrated circuits; FIR filters; VLSI; digital filters; digital signal processing chips; low-power electronics; multiplying circuits; CMOS DSP; FIR filtering structures; VLSI; coefficient ordering; low-power implementation; multiplication schemes; power reduction; single multiplier DSP; switching activity minimization; transpose direct form realization; Circuit theory; Digital filters; Digital signal processing; Filtering; Finite impulse response filter; Frequency; IEEE Press; Nonlinear filters; Signal processing; Transformers;
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1057-7130
  • Type

    jour

  • DOI
    10.1109/TCSII.2002.1013870
  • Filename
    1013870