• DocumentCode
    773552
  • Title

    Subthreshold Source-Coupled Logic Circuits for Ultra-Low-Power Applications

  • Author

    Tajalli, Armin ; Brauer, Elizabeth J. ; Leblebici, Yusuf ; Vittoz, Eric

  • Author_Institution
    Swiss Fed. Inst. of Technol., Lausanne
  • Volume
    43
  • Issue
    7
  • fYear
    2008
  • fDate
    7/1/2008 12:00:00 AM
  • Firstpage
    1699
  • Lastpage
    1710
  • Abstract
    This paper presents a novel approach for implementing ultra-low-power digital components and systems using source-coupled logic (SCL) circuit topology, operating in weak inversion (subthreshold) regime. Minimum size pMOS transistors with shorted drain-substrate contacts are used as gate-controlled, very high resistivity load devices. Based on the proposed approach, the power consumption and the operation frequency of logic circuits can be scaled down linearly by changing the tail bias current of SCL gates over a very wide range spanning several orders of magnitude, which is not achievable in subthreshold CMOS circuits. Measurements in conventional 0.18 m CMOS technology show that the tail bias current of each gate can be set as low as 10 pA, with a supply voltage of 300 mV, resulting in a power-delay product of less than 1 fJ. Fundamental circuits such as ring oscillators and frequency dividers, as well as more complex digital blocks such as parallel multipliers designed by using the STSCL topology have been experimentally characterized.
  • Keywords
    CMOS integrated circuits; CMOS logic circuits; coupled circuits; current-mode circuits; low-power electronics; CMOS integrated circuits; CMOS logic circuit; current-mode logic; pMOS transistors; power-delay product; source-coupled logic circuit topology; subthreshold source-coupled logic circuits; tail bias current; ultra-low-power applications; weak inversion; CMOS logic circuits; CMOS technology; Circuit topology; Conductivity; Energy consumption; Frequency; Logic circuits; Logic devices; MOSFETs; Tail; CMOS integrated circuits; CMOS logic circuit; current-mode logic (CML); pipelining; power–delay product; source-coupled logic (SCL); subthreshold CMOS; subthreshold SCL; ultra-low-power circuits; weak inversion;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2008.922709
  • Filename
    4550646