Title :
Effects of technology mapping on fault-detection coverage in reprogrammable FPGAs
Author :
Kwiat, K. ; Debany, W. ; Hariri, S.
Author_Institution :
Rome Lab., RL/ERDA, NY, USA
fDate :
11/1/1995 12:00:00 AM
Abstract :
Although field-programmable gate arrays (FPGAs) are tested by their manufacturers prior to shipment, they are still susceptible to failures in the field. In this paper test vectors generated for the emulated (i.e. mission) circuit are fault-simulated on two different models: the original view of the circuit, and the design as it is mapped to the FPGA´s logic cells. Faults in the cells and in the programming logic are considered. Experiments show that this commonly-used approach fails to detect most of the faults in the FPGA
Keywords :
fault location; field programmable gate arrays; fault simulation; fault-detection coverage; field-programmable gate arrays; programming logic; reprogrammable FPGAs; technology mapping effects; test vectors;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:19952234