• DocumentCode
    774456
  • Title

    An Area-Efficient Variable Length Decoder IP Core Design for MPEG- \\hbox {1/2/4} Video Coding Applications

  • Author

    Chien, Chih-Da ; Lu, Keng-Po ; Chen, Yu-Min ; Guo, Jiun-In ; Chu, Yuan-Sun ; Su, Ching-Lung

  • Author_Institution
    Dept. of Comput. Sci. & Inf. Eng., Nat. Chung Cheng Univ.
  • Volume
    16
  • Issue
    9
  • fYear
    2006
  • Firstpage
    1172
  • Lastpage
    1178
  • Abstract
    This paper proposes an area-efficient variable length decoder (VLD) IP core design for MPEG-1/2/4 video coding applications. The proposed IP core exploits the parallel numerical matching in the MPEG-1/2/4 entropy decoding to achieve high data throughput rate in terms of limited hardware cost. This feature not only improves the performance of VLD, but also facilitates reducing the power consumption through lowering down the supply voltage while maintaining enough data throughput rate. Moreover, we propose a partial combinational component enabling approach for minimizing the power consumption of the proposed design. Based on 0.18-mum CMOS technology, the implementation results show that the proposed IP core operates at 125-MHz clock frequency with the cost of 13 105 gates. In addition, the power consumption of the proposed design reaches 163.4 muW operated at 12.5 MHz with 0.9-V supply voltage, which is fast enough for MPEG-1/2/4 real-time decoding on 4CIF video@30 Hz. Compared to the existing designs, the proposed IP core possesses both higher data throughput and less hardware cost
  • Keywords
    data compression; decoding; variable length codes; video coding; 0.9 V; 12.5 MHz; 125 MHz; 163.4 muW; 30 Hz; 4CIF video; CMOS technology; MPEG-1/2/4 entropy decoding; MPEG-1/2/4 video coding applications; area-efficient variable length decoder IP core design; data throughput rate; parallel numerical matching; partial combinational component; power consumption; CMOS technology; Clocks; Costs; Decoding; Energy consumption; Entropy; Hardware; Throughput; Video coding; Voltage; Low-power design; MPEG; variable length decoder (VLD);
  • fLanguage
    English
  • Journal_Title
    Circuits and Systems for Video Technology, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    1051-8215
  • Type

    jour

  • DOI
    10.1109/TCSVT.2006.881873
  • Filename
    1705490