DocumentCode
776189
Title
Compact parallel (m,n) counters based on self-timed threshold logic
Author
Celinski, P. ; López, J.F. ; Al-Sarawi, S. ; Abbott, D.
Author_Institution
Dept. of Electr. & Electron. Eng., Adelaide Univ., SA, Australia
Volume
38
Issue
13
fYear
2002
fDate
6/20/2002 12:00:00 AM
Firstpage
633
Lastpage
635
Abstract
A new, highly compact implementation of general parallel counters (i.e. population counters) with logic depth 2, based on self-timed threshold logic, is presented. The novel feature of the design is the sharing among all threshold gates of a single capacitive network for computing the weighted sum of all input bits. The significance of the result is the reduction by almost 50% in the required number of capacitors. Interconnect routing cost is also reduced, resulting in significantly decreased total area
Keywords
CMOS logic circuits; counting circuits; logic gates; threshold logic; CMOS; compact parallel (m,n) counters; input bits; interconnect routing cost; logic depth; population counters; self-timed threshold logic; single capacitive network; threshold gates; weighted sum;
fLanguage
English
Journal_Title
Electronics Letters
Publisher
iet
ISSN
0013-5194
Type
jour
DOI
10.1049/el:20020438
Filename
1015727
Link To Document