DocumentCode :
777626
Title :
Chip-package hybrid clock distribution network and DLL for low jitter clock delivery
Author :
Chung, Daehyun ; Ryu, Chunghyun ; Kim, Hyungsoo ; Lee, ChoonHeung ; Kim, Jinhan ; Bae, KiCheol ; Yu, Jiheon ; Yoo, Hoijun ; Kim, Joungho
Author_Institution :
Dept. of Electr. Eng. & Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
Volume :
41
Issue :
1
fYear :
2006
Firstpage :
274
Lastpage :
286
Abstract :
This paper presents a chip-package hybrid clock distribution network and delay-locked loop (DLL) with which to achieve extremely low jitter clock delivery. The proposed hybrid clock distribution network and DLL provide digital noise-free and low-jitter clock signals by utilizing lossless package layer interconnections instead of lossy on-chip global wires with cascaded repeaters. The lossless package layer interconnections become high-frequency waveguides and provide a repeater-free clock distribution network; thus, the clock signal becomes free of on-chip power supply noise. The proposed chip-package hybrid clock scheme has demonstrated a 78-ps peak-to-peak jitter at 500 MHz under a 240-mV on-chip simultaneous switching noise condition versus a conventional clock scheme, which produced a 172-ps peak-to-peak jitter under the same condition. Moreover, the proposed scheme has demonstrated an 80-ps long-term jitter with a 300-mV DC voltage drop test condition, contrasted with the 380-ps long-term jitter of a conventional clock scheme. Finally, the proposed hybrid clock scheme has a confirmed delay of 1.47 ns versus a conventional clock scheme delay of 2.85 ns.
Keywords :
clocks; delay lock loops; delays; digital phase locked loops; integrated circuit interconnections; jitter; 1.47 ns; 240 mV; 300 mV; 500 MHz; 78 ps; 80 ps; DLL; cascaded repeaters; chip-package hybrid clock; delay-locked loop; high-frequency waveguides; hybrid clock distribution network; low jitter clock distribution; noise-free clock; on-chip repeaters; package layer interconnections; power supply noise; simultaneous switching noise; voltage drop test; Clocks; Delay; Jitter; Network-on-a-chip; Packaging; Power supplies; Repeaters; Testing; Voltage; Wires; Chip-package hybrid clock distribution network; chip-package hybrid delay-locked loop (DLL); clock distribution; low delay clock distribution; low jitter clock distribution; on-chip repeaters; simultaneous switching noise (SSN);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.859882
Filename :
1564368
Link To Document :
بازگشت