DocumentCode :
78012
Title :
PLL-Assisted Timing Circuit for Accurate TSV Leakage Binning
Author :
Shi-Yu Huang ; Li-Ren Huang
Volume :
31
Issue :
4
fYear :
2014
fDate :
Aug. 2014
Firstpage :
36
Lastpage :
42
Abstract :
A cell-based phase-locked loop (PLL) can be realized automatically by a compiler to support up to 1-GHz on-chip clock signal generation. This latest design technology is poised to have an impact on the future VLSI test technology, e.g., as we will demonstrate in this paper that it is useful in the timing circuit for binning the leakage of a TSV in a 3-D IC. Unlike previous delay-line-based leakage binning circuit that could have up to 24% error due to process variation, the proposed PLL-assisted timing circuit is immune to process, voltage, and temperature (PVT) variation and thus can achieve a much higher accuracy.
Keywords :
integrated circuit manufacture; integrated circuit testing; phase locked loops; three-dimensional integrated circuits; timing circuits; PLL-assisted timing circuit; fault leakage; process-insensitive TSV leakage binning capability; production-worthy manufacturing process; through silicon vias technology; Delays; Generators; Leakage currents; Phase locked loops; Synchronization; Through-silicon vias; Timing;
fLanguage :
English
Journal_Title :
Design & Test, IEEE
Publisher :
ieee
ISSN :
2168-2356
Type :
jour
DOI :
10.1109/MDAT.2014.2335152
Filename :
6847684
Link To Document :
بازگشت