• DocumentCode
    780351
  • Title

    Efficient online and offline testing of embedded DRAMs

  • Author

    Hellebrand, Sybille ; Wunderlich, Hans-Joachim ; Ivaniuk, Alexander A. ; Klimets, Yuri V. ; Yarmolik, Vyacheslav N.

  • Author_Institution
    Inst. of Comput. Sci., Innsbruck Univ., Austria
  • Volume
    51
  • Issue
    7
  • fYear
    2002
  • fDate
    7/1/2002 12:00:00 AM
  • Firstpage
    801
  • Lastpage
    809
  • Abstract
    This paper presents an integrated approach for both built-in online and off-line testing of embedded DRAMs. It is based on a new technique for output data compression which offers the same benefits as signature analysis during off-line test, but also supports efficient online consistency checking. The initial fault-free memory contents are compressed to a reference characteristic and compared to test characteristics periodically. The reference characteristic depends on the memory contents, but unlike similar characteristics based on signature analysis, it can be easily updated concurrently with WRITE operations. This way, changes in memory do not require a time consuming recomputation. The respective test characteristics can be efficiently computed during the periodic refresh operations of the dynamic RAM. Experiments show that the proposed technique significantly reduces the time between the occurrence of an error and its detection. Compared to error detecting codes (EDC) it also achieves a significantly higher error coverage at lower hardware costs. Therefore, it perfectly complements standard online checking approaches relying on EDC, where the concurrent detection of certain types of errors is guaranteed, but only during READ operations accessing the erroneous data
  • Keywords
    DRAM chips; built-in self test; data compression; embedded systems; error detection; logic testing; BIST; consistency checking; data compression; embedded DRAM; error detection; off line testing; online testing; signature analysis; Built-in self-test; Costs; DRAM chips; Data compression; Delay; Hardware; Logic; Random access memory; Read only memory; Testing;
  • fLanguage
    English
  • Journal_Title
    Computers, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0018-9340
  • Type

    jour

  • DOI
    10.1109/TC.2002.1017700
  • Filename
    1017700