Title :
SRAM Design for 22-nm ETSOI Technology: Selective Cell Current Boosting and Asymmetric Back-Gate Write-Assist Circuit
Author :
Younghwi Yang ; Juhyun Park ; Seung Chul Song ; Wang, Joseph ; Yeap, Geoffrey ; Seong-Ook Jung
Author_Institution :
Sch. of Electr. & Electron. Eng., Yonsei Univ., Seoul, South Korea
Abstract :
As the semiconductor technology scales down, the read stability and write ability of a static random-access memory (SRAM) cell are degraded because of the increased mismatch among its transistors. Extremely thin silicon-on-insulator is one of the attractive candidates to reduce this mismatch, and it offers an independent back-gate control using a thin buried oxide. The implementation of back-gate control has recently attracted much interest to improve the read stability and write ability. In this paper, we propose a selective cell current (ICELL) boosting scheme (SIB) and an asymmetric back-gate control write-assist (ABC-WA) circuit. SIB enhances the read performance by selectively boosting ICELL of the SRAM cells. ABC-WA enhances the write ability by forward biasing the NMOSs at one side, which improves the write ability with reduction in the dynamic power overhead and without requiring a voltage generator. The proposed SRAM design improves the read performance and energy by 38.6% and 24.9%, respectively.
Keywords :
SRAM chips; silicon-on-insulator; ETSOI technology; NMOS; SRAM design; Si; asymmetric back-gate write-assist circuit; back-gate control; extremely thin silicon-on-insulator; forward biasing; read stability; selective cell current boosting circuit; size 22 nm; static random-access memory cell; thin buried oxide; write ability; Circuit stability; Inverters; Logic gates; MOS devices; SRAM cells; Transistors; Back gate; extremely thin silicon-on-insulator (ETSOI); read-assist circuit; static random-access memory (SRAM); write-assist circuit;
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
DOI :
10.1109/TCSI.2015.2416814