Title :
A BiCMOS wired-OR logic
Author :
Nakase, Yasunobu ; Suzuki, Hiroaki ; Makino, Hiroshi ; Shinohara, Hirofumi ; Mashiko, Koichiro
Author_Institution :
Syst. LSI Lab., Mitsubishi Electr. Corp., Itami, Japan
fDate :
6/1/1995 12:00:00 AM
Abstract :
This paper proposes a BiCMOS wired-OR logic for high-speed multiple input logic gates. The logic utilizes the bipolar wired-OR to circumvent the use of a series connection of MOS transistors. The BiCMOS wired-OR logic was found to be the fastest compared with such conventional gates as CMOS NOR, BiCMOS multiemitter logic and CMOS wired-NOR logic, when the number of inputs was more than four and the supply voltage was 3.3 V. The BiCMOS wired-OR logic was also determined to be the fastest of the four when the fan-out number was below 20 and the number of inputs was eight. In addition, the speed was more than twice as faster when the fan-out number was less than 10. The BiCMOS wired-OR logic was applied to a 64-b 2-stage carry look-ahead adder, and was fabricated with a 0.5-μm BiCMOS process technology. A critical path delay time of 3.1 ns from an input to a sum output was obtained at the supply voltage of 3.3 V. This is 35% faster than that of conventional BiCMOS adders
Keywords :
BiCMOS digital integrated circuits; BiCMOS logic circuits; adders; carry logic; logic gates; 0.5 micron; 3.1 ns; 3.3 V; 64 bit; BiCMOS process technology; BiCMOS wired-OR logic; carry look-ahead adder; critical path delay time; fan-out number; high-speed multiple input logic gates; sum output; BiCMOS integrated circuits; Bipolar transistors; CMOS logic circuits; Capacitance; Clocks; Degradation; Delay effects; Logic gates; MOSFETs; Voltage;
Journal_Title :
Solid-State Circuits, IEEE Journal of