DocumentCode :
784220
Title :
Background calibration of operational amplifier gain error in pipelined A/D converters
Author :
Ali, Ahmed M Abdelatty ; Nagaraj, K.
Author_Institution :
Texas Instrum. Inc., Warren, NJ, USA
Volume :
50
Issue :
9
fYear :
2003
Firstpage :
631
Lastpage :
634
Abstract :
New techniques for the calibration of interstage amplifier gain errors due to the finite gain of the operational amplifiers in pipelined analog-to-digital (A/D) converters are described. The techniques work by deriving an error signal from the summing node voltage of an operational amplifier to be calibrated and adding the processed error signal to the original signal in the analog or digital domain. The calibration is done entirely in the background, without interrupting the operation of the converter. Behavioral and transistor-level simulation results demonstrate the effectiveness of the proposed techniques in correcting the gain error and improving the accuracy and linearity of pipelined amplifiers and A/D converters.
Keywords :
analogue-digital conversion; calibration; circuit simulation; error correction; operational amplifiers; pipeline processing; accuracy; background calibration; behavioral simulation; digital calibration scheme; error signal; finite gain; gain error correction; interstage amplifier gain errors; linearity; operational amplifier gain error; pipelined A/D converters; processed error signal; self-calibration; summing node voltage; transistor-level simulation; Analog-digital conversion; Calibration; Error correction; Instruments; Linearity; Operational amplifiers; Pipelines; Redundancy; Signal processing; Voltage;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/TCSII.2003.815024
Filename :
1232537
Link To Document :
بازگشت