DocumentCode :
78570
Title :
Energy-efficient static sparse-tree adder based on MUX-less bypassing architecture
Author :
Seongrim Choi ; Jonghun Ahn ; Kyungjin Byun ; Byeong-Gyu Nam
Author_Institution :
Dept. of Comput. Sci. & Eng., Chungnam Nat. Univ., Daejeon, South Korea
Volume :
50
Issue :
25
fYear :
2014
fDate :
12 4 2014
Firstpage :
1914
Lastpage :
1915
Abstract :
An energy-efficient 64 bit static sparse-tree adder using a multiplexer (MUX)-less bypassing scheme is proposed for mobile central processing units. Conventionally, bypassing schemes have been used to eliminate unnecessary switching of circuits but have incorporated a large delay overhead due to their output MUX, which reduces the energy efficiency of circuits in terms of power-delay product (PDP). A novel static sparse-tree adder is presented based on a proposed MUX-less bypassing scheme to reduce the delay associated with the conventional bypassing scheme, thereby improving the energy efficiency, i.e. the PDP. Simulation results show a 30% reduction in PDP compared to the conventional bypassing adder and a 13% reduction from the state-of-the-art technique.
Keywords :
adders; MUX-less bypassing architecture; PDP reduction; bypassing adder; delay overhead; energy-efficient static sparse-tree adder; mobile CPU; mobile central processing units; multiplexerless bypassing scheme; output MUX; power-delay product;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.1639
Filename :
6975763
Link To Document :
بازگشت