DocumentCode :
786000
Title :
Process compatible polysilicon-based electrical through-wafer interconnects in silicon substrates
Author :
Chow, Eugene M. ; Chandrasekaran, Venkataraman ; Partridge, Aaron ; Nishida, Toshikazu ; Sheplak, Mark ; Quate, Calvin F. ; Kenny, Thomas W.
Author_Institution :
Edward L. Ginzton Lab., Stanford Univ., CA, USA
Volume :
11
Issue :
6
fYear :
2002
fDate :
12/1/2002 12:00:00 AM
Firstpage :
631
Lastpage :
640
Abstract :
Electrical through-wafer interconnects (ETWI) which connect devices between both sides of a substrate are critical components for microelectromechanical systems (MEMS) and integrated circuits (IC), as they enable three-dimensional (3-D) structures and permit new packaging and integration geometries. Previously demonstrated ETWI are very difficult to integrate with standard semiconductor fabrication processes, not compatible with released sensors, do not permit extensive processing on both sides of the wafer, and are in general very application specific. This work describes the design, fabrication, and characterization of an ETWI technology for silicon substrates that can be broadly integrated with MEMS and IC processes. This interconnect is a passively isolated electrical through-wafer polysilicon plug, with a 20 μm diameter, 10-14 Ω resistance, and less than 1 pF capacitance. Plasma etching from both sides of the wafer is used to achieve a high-aspect ratio via (20:1 through 400 μm). The process is compatible with standard lithography, standard wafer handling, subsequent high-temperature processing, and released sensors integration. N-type and p-type versions are demonstrated, and isolated ground planes are added to provide shielding against substrate noise. Electrical properties of these ETWI are measured and analytically modeled. These ETWI are appropriate for integration with devices with impedances much greater than the ETWI, such as piezoresistive and capacitive sensor arrays.
Keywords :
elemental semiconductors; integrated circuit interconnections; micromechanical devices; silicon; sputter etching; Si; electrical through-wafer interconnect; high-aspect-ratio via; integrated circuit; microelectromechanical system; plasma etching; polysilicon plug; silicon substrate; three-dimensional integration; Computational geometry; Fabrication; Integrated circuit interconnections; Integrated circuit packaging; Microelectromechanical systems; Micromechanical devices; Semiconductor device packaging; Sensor arrays; Silicon; Substrates;
fLanguage :
English
Journal_Title :
Microelectromechanical Systems, Journal of
Publisher :
ieee
ISSN :
1057-7157
Type :
jour
DOI :
10.1109/JMEMS.2002.805206
Filename :
1097782
Link To Document :
بازگشت