DocumentCode :
786195
Title :
Analysis and design of inductive coupling and transceiver circuit for inductive inter-chip wireless superconnect
Author :
Miura, Noriyuki ; Mizoguchi, Daisuke ; Sakurai, Takayasu ; Kuroda, Tadahiro
Author_Institution :
Dept. of Electron. & Electr. Eng., Keio Univ., Yokohama, Japan
Volume :
40
Issue :
4
fYear :
2005
fDate :
4/1/2005 12:00:00 AM
Firstpage :
829
Lastpage :
837
Abstract :
A wireless bus for stacked chips was developed by utilizing inductive coupling among them. This paper discusses inductor layout optimization and transceiver circuit design. The inductive coupling is analyzed by a simple equivalent circuit model, parameters of which are extracted by a magnetic field model based on the Biot-Savart law. Given communication distance, transmit power, data rate, and SNR budget, inductor layout size is minimized. Two receiver circuits, signal sensitive and yet noise immune, are designed for inductive nonreturn-to-zero (NRZ) signaling where no signal is transmitted when data remains the same. A test chip was fabricated in 0.35-μm CMOS technology. Accuracy of the models is verified. Bit-error rate is investigated for various inductor layouts and communication distance. The maximum data rate is 1.25 Gb/s/channel. Power dissipation is 43 mW in the transmitter and 2.6 mW in the receiver at 3.3 V. If chip thickness is reduced to 30 μm in 90-nm device generation, power dissipation will be 1 mW/channel or bandwidth will be 1 Tb/s/mm2.
Keywords :
CMOS integrated circuits; equivalent circuits; error statistics; inductors; integrated circuit design; low-power electronics; silicon compounds; system buses; transceivers; 0.35 micron; 2.6 mW; 3.3 V; 43 mW; Biot-Savart law; CMOS technology; SiP; bit-error rate; equivalent circuit model; inductive coupling; inductive inter-chip wireless superconnect; inductive nonreturn-to-zero signaling; inductor layout optimization; magnetic field model; receiver circuit; signal transmission; stacked chips; transceiver circuit design; wireless bus; CMOS technology; Circuit synthesis; Coupling circuits; Data mining; Design optimization; Equivalent circuits; Inductors; Magnetic analysis; Power dissipation; Transceivers; High bandwidth; SiP; inductor; low power; wireless bus;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.845560
Filename :
1424212
Link To Document :
بازگشت