DocumentCode :
786358
Title :
A background optimization method for PLL by measuring phase jitter performance
Author :
Dosho, Shiro ; Yanagisawa, Naoshi ; Matsuzawa, Akira
Author_Institution :
Semicond. Co., Matsushita Electr. Ind. Co., Ltd., Osaka, Japan
Volume :
40
Issue :
4
fYear :
2005
fDate :
4/1/2005 12:00:00 AM
Firstpage :
941
Lastpage :
950
Abstract :
This paper describes a background (BG) optimization method for a phase-locked loop (PLL) by changing the circuit parameters of the PLL circuits. Measuring the phase shift of the voltage-controlled oscillator (VCO) at each input reference clock, we can determine the phase jitter performance with accuracy equal to a time interval analyzer (TIA). Using the combination of the global optimization method at initial stage and the local optimization method for the background calibration always gives the PLL the smallest jitter performance under process variation, supply voltage modulation, and temperature variation. The test environment fabricated by the 0.15-μm CMOS controlled by an external FPGA demonstrates enough ability to suppress the impacts of the environmental variations.
Keywords :
CMOS integrated circuits; circuit optimisation; field programmable gate arrays; integrated circuit noise; jitter; phase locked loops; phase measurement; voltage-controlled oscillators; 15 micron; CMOS integrated circuits; FPGA; background calibration; background optimization method; global optimization; local optimization; noise suppression; phase jitter performance; phase shift measurement; phase-locked loop; process variation; supply voltage modulation; temperature variation; time interval analyzer; voltage-controlled oscillator; Calibration; Circuits; Clocks; Jitter; Optimization methods; Performance analysis; Phase locked loops; Phase measurement; Time measurement; Voltage-controlled oscillators; Background; CMOS; noise suppression; optimization; phase jitter; phase-locked loop (PLL);
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2005.845556
Filename :
1424226
Link To Document :
بازگشت