• DocumentCode
    786904
  • Title

    New hardware-based clock synchronisation for the Byzantine fault

  • Author

    Yunju Baek ; Heung-Kyu Lee ; Hyunsoo Yoon

  • Volume
    28
  • Issue
    21
  • fYear
    1992
  • Firstpage
    2018
  • Lastpage
    2019
  • Abstract
    A new approach for fault-tolerant clock synchronisation which uses digital clocks instead of the conventional PLLs (phase-locked loops) is presented. In this circuit the delay time of the clock system is much reduced and the exact maximum clock skew is obtained to guarantee the tightness of the synchronisation.
  • Keywords
    clocks; digital simulation; fault tolerant computing; logic design; synchronisation; Byzantine fault; delay time reduction; digital clocks; fault-tolerant clock synchronisation; hardware-based clock synchronisation; malicious faults; maximum clock skew; purely digital systems; tight synchronisation;
  • fLanguage
    English
  • Journal_Title
    Electronics Letters
  • Publisher
    iet
  • ISSN
    0013-5194
  • Type

    jour

  • DOI
    10.1049/el:19921293
  • Filename
    170897