DocumentCode
78713
Title
64-kb Hybrid Josephson-CMOS 4 Kelvin RAM With 400 ps Access Time and 12 mW Read Power
Author
Van Duzer, Theodore ; Lizhen Zheng ; Whiteley, S.R. ; Kim, Heonhwan ; Jaewoo Kim ; Xiaofan Meng ; Ortlepp, Thomas
Author_Institution
EECS Dept., Univ. of California, Berkeley, Berkeley, CA, USA
Volume
23
Issue
3
fYear
2013
fDate
Jun-13
Firstpage
1700504
Lastpage
1700504
Abstract
We have designed, simulated, fabricated, and tested a 64-kb hybrid Josephson-CMOS memory using a 5 mm × 5 mm Josephson interface chip and a 2.0 × 1.5 mm CMOS chip. The Josephson chip uses the Hypres 4.5 kA/cm2 niobium technology and the CMOS chip is made using the TSMC 65-nm technology. The chips are connected using short wire bonds in a piggy-back package. The chip sizes and pad layouts have been constrained to allow testing in our wideband American Cryoprobe Model BCP-2 test probe to measure ultrashort delays. The test signals of 5-mV amplitude are chosen to represent the signals that would be supplied to the memory in a digital computing or signal processing system. Each input signal is first amplified in a four-junction logic gate driving a Suzuki stack, which, in turn, drives a highly sensitive CMOS comparator that raises the signal to volt level. Such amplifiers are provided for the address, data, read, and write inputs to the CMOS memory. Output currents from the memory cells are detected by ultrafast four-junction logic gates providing 5-mV output signals; an equivalent arrangement was used for the delay tests. The overall read delay is the access time, which we find to be about 400 ps. We extrapolate from the measured and calculated power dissipation in this partially accessed 64-kb memory to a fully accessed 64-kb memory and find the expected overall read power dissipation to be about 12 mW for operation at 1 GHz.
Keywords
CMOS memory circuits; comparators (circuits); lead bonding; niobium; random-access storage; superconducting junction devices; superconducting memory circuits; American cryoprobe model BCP-2 test probe; CMOS comparator; Josephson interface chip; Suzuki stack; access time; delay tests; frequency 1 GHz; hybrid Josephson-CMOS 4 Kelvin RAM; memory size 64 KByte; niobium technology; pad layouts; piggy-back package; power 12 mW; short wire bonds; size 1.5 mm; size 2.0 mm; size 5 mm; size 65 nm; time 400 ps; ultrafast four-junction logic gates; voltage 5 mV; CMOS integrated circuits; Delay; Hybrid power systems; Logic gates; Random access memory; Semiconductor device measurement; Voltage measurement; 4 K CMOS; Access time; high-speed interface; hybrid memory;
fLanguage
English
Journal_Title
Applied Superconductivity, IEEE Transactions on
Publisher
ieee
ISSN
1051-8223
Type
jour
DOI
10.1109/TASC.2012.2230294
Filename
6363561
Link To Document