Title :
Low-jitter clock multiplication: a comparison between PLLs and DLLs
Author :
van de Beek, R.C.H. ; Klumperink, Eric A M ; Vaucher, Cicero S. ; Nauta, Bram
Author_Institution :
Univ. of Twente, Enchede, Netherlands
fDate :
8/1/2002 12:00:00 AM
Abstract :
This paper shows that, for a given power budget, a practical phase-locked loop (PLL)-based clock multiplier generates less jitter than a delay-locked loop (DLL) equivalent. This is due to the fact that the delay cells in a PLL ring-oscillator can consume more power per cell than their counterparts in the DLL. We can show that this effect is stronger than the notorious jitter accumulation effect that occurs in the voltage-controlled oscillator (VCO) of a PLL. First, an analysis of the stochastic-output jitter of the architectures, due to the most important noise sources, is presented. Then, another important source of jitter in a DLL-based clock multiplier is treated, namely the stochastic mismatch in the delay cells which compose the DLL voltage-controlled delay line (VCDL). An analysis is presented that relates the stochastic spread of the delay of the cells to the output jitter of the clock multiplier. A circuit design technique, called impedance level scaling, is then presented which allows the designer to optimize the noise and mismatch behavior of a circuit, independently from other specifications such as speed and linearity. Applying this technique on a delay cell design yields a direct tradeoff between noise induced jitter and power usage, and between stochastic mismatch induced jitter and power usage.
Keywords :
clocks; delay lock loops; frequency multipliers; phase locked loops; timing jitter; voltage-controlled oscillators; circuit design; clock multiplier; delay cell design; delay locked loop; impedance level scaling; noise; phase locked loop; power usage; ring oscillator; stochastic mismatch jitter; stochastic output jitter; voltage controlled oscillator; voltage-controlled delay; Circuit noise; Circuit synthesis; Clocks; Delay lines; Jitter; Phase locked loops; Power generation; Stochastic resonance; Voltage; Voltage-controlled oscillators;
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
DOI :
10.1109/TCSII.2002.806248