DocumentCode :
788875
Title :
New systolic array implementation of the 2-D discrete cosine transform and its inverse
Author :
Chang, Yu-Tai ; Wang, Chin-Liang
Author_Institution :
Inst. of Electr. Eng., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Volume :
5
Issue :
2
fYear :
1995
fDate :
4/1/1995 12:00:00 AM
Firstpage :
150
Lastpage :
157
Abstract :
A new systolic array without matrix transposition hardware is proposed to compute the two-dimensional discrete cosine transform (2-D DCT) based on the row-column decomposition. This architecture uses N2 multipliers to evaluate N×N-point DCTs at a rate of one complete transform per N clock cycles, where N is even. It possesses the features of regularity and modularity, and is thus well suited to VLSI implementation. As compared to existing pipelined regular architectures for the 2-D DCT, the proposed one has better throughput performance, smaller area-time complexity, and lower communication complexity. The new idea for the 2-D DCT is also extended to derive a similar systolic array for the 2-D inverse discrete cosine transform (IDCT). Simulation results demonstrate that the proposed 2-D DCT and IDCT architectures have good fixed-point error performance for both real image and random data. As a consequence, they are useful for applications where very high throughput rates are required
Keywords :
VLSI; communication complexity; digital arithmetic; discrete cosine transforms; error analysis; image processing; inverse problems; matrix algebra; systolic arrays; 2-D DCT; 2-D IDCT; 2-D discrete cosine transform; 2-D inverse discrete cosine transform; VLSI; architecture; area-time complexity; clock cycles; communication complexity; fixed-point error performance; image data; inverse 2-D DCT; modularity; multipliers; random data; regularity; row-column decomposition; systolic array; throughput performance; throughput rates; Clocks; Computer architecture; Discrete cosine transforms; Discrete transforms; Hardware; Matrix decomposition; Systolic arrays; Throughput; Two dimensional displays; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems for Video Technology, IEEE Transactions on
Publisher :
ieee
ISSN :
1051-8215
Type :
jour
DOI :
10.1109/76.388063
Filename :
388063
Link To Document :
بازگشت