Title :
Testing of data paths in VLSI arrays
Author_Institution :
Dept. of Comput. Sci., Minnesota Univ., Minneapolis, MN, USA
fDate :
3/1/1990 12:00:00 AM
Abstract :
An important issue in VLSI array design is how to test switches and data links in an array. The authors present a ´divide-and-conquer´ technique for testing data paths in VLSI arrays. The data paths including registers, switches and data links are tested in parallel by applying test patterns from the outside. The fault-free paths identified divide the array into smaller subarrays with fault-free boundaries so that testing can be done recursively. Fault masking due to switch failures is examined. A sufficient condition to avoid fault masking is obtained.
Keywords :
VLSI; integrated circuit testing; logic testing; VLSI arrays; data links; data paths testing; fault-free boundaries; registers; switch failures; switches;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings E