DocumentCode :
788962
Title :
IMD reduction in CMOS double-balanced mixer using multibias dual-gate transistors
Author :
Au-Yeung, Chung-Fai ; Cheng, Kwok-Keung M.
Author_Institution :
Dept. of Electron. Eng., Chinese Univ. of Hong Kong, China
Volume :
54
Issue :
1
fYear :
2006
Firstpage :
4
Lastpage :
9
Abstract :
This paper presents a novel and simple linearization scheme for a CMOS double-balanced mixer based on the use of multibias dual-gate transistors. In this technique, intermodulation-distortion (IMD) components with proper phase relationship, generated by devices operating at different bias conditions, are combined together to improve the linearity of mixers. For experimental verification, the measured performance of a fabricated CMOS mixer is shown. Over 35 dB of IMD reduction is achieved by the proposed method under proper biasing condition.
Keywords :
CMOS analogue integrated circuits; intermodulation distortion; linearisation techniques; mixers (circuits); CMOS double-balanced mixer; IMD components; IMD reduction; biasing condition; intermodulation-distortion components; linearization scheme; mixer linearity; multibias dual-gate transistors; Bit error rate; Circuits; Complexity theory; Degradation; FETs; Interference; Linearity; Low-noise amplifiers; Radio frequency; Transceivers; Double-balanced mixer; dual-gate transistor; linearization;
fLanguage :
English
Journal_Title :
Microwave Theory and Techniques, IEEE Transactions on
Publisher :
ieee
ISSN :
0018-9480
Type :
jour
DOI :
10.1109/TMTT.2005.860899
Filename :
1573790
Link To Document :
بازگشت