DocumentCode :
789739
Title :
Reducing losses in three-phase PWM pulsed DC-link voltage-type inverter systems
Author :
Cavalcanti, Marcelo Cabral ; Da Silva, Edison Roberto Cabral ; Lima, Antonio Marcus Nogueira ; Jacobina, Cursino Brandão ; Alves, Raimundo Nazareno Cunha
Author_Institution :
Center of Power Electron. Syst., Virginia Polytech. Inst. & State Univ., Blacksburg, VA, USA
Volume :
38
Issue :
4
fYear :
2002
Firstpage :
1114
Lastpage :
1122
Abstract :
This paper deals with pulsewidth modulation (PWM) strategies that synchronize clamped voltage segments using the current peak in the corresponding phases of a three-phase quasi-resonant DC-link (QRDCL) voltage inverter. It is shown that, instead of employing lookup tables, these strategies can be easily implemented by using, the concept of hybrid modulation in this type of pulsed DC-link voltage (PDCLV) inverter. In fact, such concept leads to a systematic and straight approach to the generation of any continuous or discontinuous PWM strategy. A topology that is shown to produce fewer losses than either PDCLV inverters or the hard-switched inverter version is used to compare the losses produced when the two strategies discussed in the paper are employed. Simulation and experimental results confirm the validity of the proposed technique.
Keywords :
DC-AC power convertors; PWM invertors; losses; resonant power convertors; switching circuits; synchronisation; clamped voltage segments; current peak; losses reduction; pulsewidth modulation strategies; three-phase PWM pulsed DC-link voltage-type inverter; Jacobian matrices; Pulse inverters; Pulse width modulation; Pulse width modulation converters; Pulse width modulation inverters; Resonant inverters; Support vector machines; Switches; Table lookup; Voltage;
fLanguage :
English
Journal_Title :
Industry Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
0093-9994
Type :
jour
DOI :
10.1109/TIA.2002.800579
Filename :
1019969
Link To Document :
بازگشت