• DocumentCode
    790362
  • Title

    Substrate noise generation in complex digital systems: efficient modeling and simulation methodology and experimental verification

  • Author

    Van Heijningen, Marc ; Badaroglu, Mustafa ; Donnay, Stéphane ; Gielen, Georges G E ; De Man, Hugo J.

  • Author_Institution
    IMEC, Leuven, Belgium
  • Volume
    37
  • Issue
    8
  • fYear
    2002
  • fDate
    8/1/2002 12:00:00 AM
  • Firstpage
    1065
  • Lastpage
    1072
  • Abstract
    More and more system-on-chip designs require the integration of analog circuits on large digital chips and will therefore suffer from substrate noise coupling. To investigate the impact of substrate noise on analog circuits, information is needed about digital substrate noise generation. In this paper, a recently proposed simulation methodology to estimate the time-domain waveform of the substrate noise is applied to an 86-Kgate CMOS ASIC on a low-ohmic epi-type substrate. These simulation results have been compared with substrate noise measurements on this ASIC and the difference between the simulated and measured substrate noise rms voltage is less than 10%. The simulated time domain waveform and frequency spectrum of the substrate noise correspond well with the measurements, indicating the validity of this simulation methodology. Both measurements and simulations have been used to analyze the substrate noise generation in more detail. It has been found that direct noise coupling from the on-chip power supply to the substrate dominates the substrate noise generation and that more than 80% of the substrate noise is generated by simultaneous switching of the core cells. By varying the parameters of the simulation model, it has been concluded that a flip-chip packaging technique can reduce the substrate noise rms voltage by two orders of magnitude when compared to traditional wirebonding.
  • Keywords
    CMOS digital integrated circuits; circuit simulation; digital signal processing chips; flip-chip devices; integrated circuit modelling; integrated circuit noise; integrated circuit packaging; mixed analogue-digital integrated circuits; waveform analysis; CMOS ASIC; complex digital systems; core cells; digital signal processing ASIC; direct noise coupling; flip-chip packaging technique; frequency spectrum; integrated circuit modeling; low-ohmic epi-type substrate; mixed analog-digital integrated circuits; simulation methodology; simultaneous switching; substrate noise coupling; substrate noise generation; system-on-chip; time-domain waveform; Analog circuits; Application specific integrated circuits; Circuit noise; Circuit simulation; Digital systems; Noise generators; Noise measurement; Power generation; System-on-a-chip; Voltage;
  • fLanguage
    English
  • Journal_Title
    Solid-State Circuits, IEEE Journal of
  • Publisher
    ieee
  • ISSN
    0018-9200
  • Type

    jour

  • DOI
    10.1109/JSSC.2002.800927
  • Filename
    1020246