Title :
A novel yield optimization technique for digital CMOS circuits design by means of process parameters run-time estimation and body bias active control
Author :
Olivieri, Mauro ; Scotti, Giuseppe ; Trifiletti, Alessandro
Author_Institution :
Electron. Eng. Dept., Univ. of Rome "La Sapienza", Italy
fDate :
5/1/2005 12:00:00 AM
Abstract :
This work presents a novel approach to optimize digital integrated circuits yield referring to speed, dynamic power and leakage power constraints. The method is based on process parameter estimation circuits and active control of body bias performed by an on-chip digital controller. The associated design flow allows us to quantitatively predict the impact of the method on the expected yield in a specific design. We present the architecture scheme, the theoretical foundation, the estimation circuits used, and two application case studies, referring to an industrial 0.13-/spl mu/m CMOS process data. The approach results to be remarkably effective at high operating temperature. In the presented case study, initial yields below 14% are improved to 86% by using a single controller and a single set of estimation circuits per die.
Keywords :
CMOS digital integrated circuits; integrated circuit design; integrated circuit yield; optimisation; CMOS process; body bias active control; design flow; digital CMOS circuits; digital integrated circuits yield; estimation circuits; on-chip digital controller; process parameters; run-time estimation; yield optimization; CMOS digital integrated circuits; CMOS process; CMOS technology; Circuit synthesis; Constraint optimization; Design optimization; Integrated circuit yield; Parameter estimation; Runtime; Yield estimation; Active body bias; digital CMOS circuits design; process parameters estimation; yield;
Journal_Title :
Very Large Scale Integration (VLSI) Systems, IEEE Transactions on
DOI :
10.1109/TVLSI.2005.844290