DocumentCode :
792596
Title :
Impact of floating gate dry etching on erase characteristics in NOR flash memory
Author :
Lee, Dong-Kyu ; Dong-Kyu Lee ; Na, Young-Ho ; Kim, Keon-Soo ; Ahn, Kun-Ok ; Suh, Kang-Deog ; Roh, Yonghan
Author_Institution :
NVM Team, Samsung Electronics Ltd., Yong-In, South Korea
Volume :
23
Issue :
8
fYear :
2002
Firstpage :
476
Lastpage :
478
Abstract :
We report the effects of plasma process-induced damage during floating gate (FG) dry-etching process on the erase characteristics of NOR flash cells. As compared to flash cells processed in a stable plasma condition, it is found that flash cells processed in the nonoptimized ambient show significantly degraded erase characteristics under a negative gate Fowler-Nordheim (FN) bias, exhibiting a fast-erasing bit in the distribution of erased bits. However, little differences are found in their tunneling characteristics under a positive gate biasing. The gate bias polarity dependence of FN tunneling indicates that positive charges are created near the poly-Si/SiO/sub 2/ interface during the FG dry-etching, prior to the backend processes such as metal- or via-etch.
Keywords :
NOR circuits; flash memories; interface states; plasma materials processing; sputter etching; tunnelling; NOR flash memory; Si-SiO/sub 2/; endurance characteristics; erase characteristics; fast-erasing bit; floating gate dry-etching; gate bias polarity dependence; interface traps; negative gate Fowler-Nordheim bias; nonoptimized ambient; plasma process-induced damage; positive charges; positive gate biasing; stacked-gate flash cells; tunneling characteristics; Degradation; Dry etching; Flash memory; Gases; Nonvolatile memory; Plasma applications; Plasma properties; Plasma stability; Threshold voltage; Tunneling;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/LED.2002.801305
Filename :
1021098
Link To Document :
بازگشت